| Index | V | Tag | Data |
|-------|---|-----|------|
| 000   | N |     |      |
| 001   | N |     |      |
| 010   | N |     |      |
| 011   | N |     |      |
| 100   | N |     |      |
| 101   | N |     |      |
| 110   | N |     |      |
| 111   | N |     |      |

a. The initial state of the cache after power-on

| Index | ٧ | Tag               | Data               |
|-------|---|-------------------|--------------------|
| 000   | N |                   |                    |
| 001   | N |                   |                    |
| 010   | Υ | 11 <sub>two</sub> | Memory (11010 two) |
| 011   | N |                   |                    |
| 100   | N |                   |                    |
| 101   | N |                   |                    |
| 110   | Y | 10 <sub>two</sub> | Memory (10110 two) |
| 111   | N |                   |                    |

c. After handling a miss of address (11010<sub>two</sub>)

| Index | V | Tag               | Data               |
|-------|---|-------------------|--------------------|
| 000   | Y | 10 <sub>two</sub> | Memory (10000 two) |
| 001   | N |                   |                    |
| 010   | Y | 11 <sub>two</sub> | Memory (11010 two) |
| 011   | Υ | 00 <sub>two</sub> | Memory (00011 two) |
| 100   | N |                   |                    |
| 101   | N |                   |                    |
| 110   | Y | 10 <sub>two</sub> | Memory (10110 two) |
| 111   | N |                   |                    |

e. After handling a miss of address (00011<sub>two</sub>)

| Index | V | Tag               | Data               |
|-------|---|-------------------|--------------------|
| 000   | N |                   |                    |
| 001   | N |                   |                    |
| 010   | N |                   |                    |
| 011   | N |                   |                    |
| 100   | N |                   |                    |
| 101   | N |                   |                    |
| 110   | Υ | 10 <sub>two</sub> | Memory (10110 two) |
| 111   | N |                   |                    |

b. After handling a miss of address (10110<sub>two</sub>)

| Index | V | Tag               | Data               |
|-------|---|-------------------|--------------------|
| 000   | Υ | 10 <sub>two</sub> | Memory (10000 two) |
| 001   | N |                   |                    |
| 010   | Υ | 11 <sub>two</sub> | Memory (11010 two) |
| 011   | N |                   |                    |
| 100   | N |                   |                    |
| 101   | N |                   |                    |
| 110   | Υ | 10 <sub>two</sub> | Memory (10110 two) |
| 111   | N |                   |                    |

d. After handling a miss of address (10000<sub>two</sub>)

| Index | V | Tag               | Data               |
|-------|---|-------------------|--------------------|
| 000   | Υ | 10 <sub>two</sub> | Memory (10000 two) |
| 001   | N |                   |                    |
| 010   | Υ | 10 <sub>two</sub> | Memory (10010 two) |
| 011   | Υ | 00 <sub>two</sub> | Memory (00011 two) |
| 100   | N |                   |                    |
| 101   | N |                   |                    |
| 110   | Υ | 10 <sub>two</sub> | Memory (10110 two) |
| 111   | N |                   |                    |

f. After handling a miss of address (10010<sub>two</sub>)

FIGURE 5.9 The cache contents are shown after each reference request that misses, with the index and tag fields shown in binary for the sequence of addresses on page 404. The cache is initially empty, with all valid bits (V entry in cache) turned off (N). The processor requests the following addresses:  $10110_{two}$  (miss),  $11010_{two}$  (miss),  $10110_{two}$  (hit),  $11010_{two}$  (hit),  $11010_{two}$  (hit),  $10000_{two}$  (miss),  $10000_{two}$  (hit),  $10000_{two}$  (hit). The figures show the cache contents after each miss in the sequence has been handled. When address  $10010_{two}$  (18) is referenced, the entry for address  $11010_{two}$  (26) must be replaced, and a reference to  $11010_{two}$  will cause a subsequent miss. The tag field will contain only the upper portion of the address. The full address of a word contained in cache block i with tag field j for this cache is  $j \times 8 + i$ , or equivalently the concatenation of the tag field j and the index i. For example, in cache f above, index  $010_{two}$  has tag  $10_{two}$  and corresponds to address  $10010_{two}$ .